PCI: aardvark: Use ISR1 instead of ISR0 interrupt in legacy irq mode
authorVictor Gu <xigu@marvell.com>
Fri, 6 Apr 2018 14:55:33 +0000 (16:55 +0200)
committerLorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Mon, 16 Apr 2018 10:48:32 +0000 (11:48 +0100)
commit3430f924a62905891c8fa9a3b97ea52007795bc3
tree345ca464dfea4098798883dd4c96194e7963c6aa
parent4fa3999ee672c54a5498ce98e20fe3fdf9c1cbb4
PCI: aardvark: Use ISR1 instead of ISR0 interrupt in legacy irq mode

The Aardvark has two interrupts sets:

 - first set is bit[23:16] of PCIe ISR 0 register(RD0074840h)

 - second set is bit[11:8] of PCIe ISR 1 register(RD0074848h)

Only one set should be used, while another set should be masked.

The second set, ISR1, is more advanced, the Legacy INT_X status bit is
asserted once Assert_INTX message is received, and de-asserted after
Deassert_INTX message is received which matches what the driver is
currently doing in the ->irq_mask() and ->irq_unmask() functions.

The ISR0 requires additional work to deassert the interrupt, which the
driver does not currently implement, therefore it needs fixing.

Update the driver to use ISR1 register set, fixing current
implementation.

Fixes: 8c39d710363c1 ("PCI: aardvark: Add Aardvark PCI host controller driver")
Link: https://bugzilla.kernel.org/show_bug.cgi?id=196339
Signed-off-by: Victor Gu <xigu@marvell.com>
[Thomas: tweak commit log.]
Signed-off-by: Thomas Petazzoni <thomas.petazzoni@bootlin.com>
[lorenzo.pieralisi@arm.com: updated the commit log]
Signed-off-by: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Reviewed-by: Evan Wang <xswang@marvell.com>
Reviewed-by: Nadav Haklai <nadavh@marvell.com>
Cc: <stable@vger.kernel.org>
drivers/pci/host/pci-aardvark.c