projects
/
openwrt
/
staging
/
blogic.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
b6fd41e
)
ARM: EXYNOS4: Fix wrong pll type for vpll
author
Jonghwan Choi
<jhbird.choi@samsung.com>
Tue, 23 Aug 2011 07:27:17 +0000
(16:27 +0900)
committer
Kukjin Kim
<kgene.kim@samsung.com>
Thu, 15 Sep 2011 04:59:58 +0000
(13:59 +0900)
The PLL4650C is used for VPLL on EXYNOS4 so should be fixed.
Signed-off-by: Jonghwan Choi <jhbird.choi@samsung.com>
[kgene.kim@samsung.com: added message]
Signed-off-by: Kukjin Kim <kgene.kim@samsung.com>
arch/arm/mach-exynos4/clock.c
patch
|
blob
|
history
diff --git
a/arch/arm/mach-exynos4/clock.c
b/arch/arm/mach-exynos4/clock.c
index 1561b036a9bf2fd3ac9c4221df04e5117df6d3f6..79d6cd0c8e7b3b25559f8547cfd5b8af6392d1d6 100644
(file)
--- a/
arch/arm/mach-exynos4/clock.c
+++ b/
arch/arm/mach-exynos4/clock.c
@@
-1160,7
+1160,7
@@
void __init_or_cpufreq exynos4_setup_clocks(void)
vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
- __raw_readl(S5P_VPLL_CON1), pll_4650);
+ __raw_readl(S5P_VPLL_CON1), pll_4650
c
);
clk_fout_apll.ops = &exynos4_fout_apll_ops;
clk_fout_mpll.rate = mpll;