ARM: dts: OMAP5/DRA7: use omap5-mpu-dpll-clock capable of dealing with higher frequencies
authorNishanth Menon <nm@ti.com>
Fri, 16 May 2014 10:46:00 +0000 (05:46 -0500)
committerTero Kristo <t-kristo@ti.com>
Fri, 6 Jun 2014 17:33:40 +0000 (20:33 +0300)
OMAP5432, DRA75x and DRA72x have MPU DPLLs that need Duty Cycle
Correction(DCC) to operate safely at frequencies >= 1.4GHz.

Switch to "ti,omap5-mpu-dpll-clock" compatible property which provides
this support.

Signed-off-by: Nishanth Menon <nm@ti.com>
Signed-off-by: Tero Kristo <t-kristo@ti.com>
arch/arm/boot/dts/dra7xx-clocks.dtsi
arch/arm/boot/dts/omap54xx-clocks.dtsi

index 30160348934c6703b9829249674b464e7d8e1e71..264b9caa9eef14990914bac8bf7457a40311c25a 100644 (file)
 
        dpll_mpu_ck: dpll_mpu_ck {
                #clock-cells = <0>;
-               compatible = "ti,omap4-dpll-clock";
+               compatible = "ti,omap5-mpu-dpll-clock";
                clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
                reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
        };
index d487fdab392169043e5a1ff12398e86b9fffa5e5..465505cada5920d85077937b05033b565e8db722 100644 (file)
 
        dpll_mpu_ck: dpll_mpu_ck {
                #clock-cells = <0>;
-               compatible = "ti,omap4-dpll-clock";
+               compatible = "ti,omap5-mpu-dpll-clock";
                clocks = <&sys_clkin>, <&mpu_dpll_hs_clk_div>;
                reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
        };