drm/amd/display: Disable plane right after disconnected
authorYongqiang Sun <yongqiang.sun@amd.com>
Fri, 17 Nov 2017 15:44:15 +0000 (10:44 -0500)
committerAlex Deucher <alexander.deucher@amd.com>
Thu, 14 Dec 2017 15:53:32 +0000 (10:53 -0500)
HDR display playing video underflow is observed when switching
to full screen due to program a lower watermark right after unlock otg.

Instead of disable plane in next flip coming, if there is a
plane disconnected, after otg unlock wait for mpcc idle and disable
the plane, then program watermark. So there is enough warter mark to make
sure current frame data pass through.

Signed-off-by: Yongqiang Sun <yongqiang.sun@amd.com>
Reviewed-by: Tony Cheng <Tony.Cheng@amd.com>
Acked-by: Harry Wentland <harry.wentland@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hw_sequencer.c

index 1ebe980bfb6d107787afe6be764bce3273130137..d542e4db5495b0e7ae30708a4ba7e4da194391ba 100644 (file)
@@ -2297,7 +2297,7 @@ static void dcn10_apply_ctx_for_surface(
                        pipe_ctx->plane_state->update_flags.bits.full_update)
                        program_water_mark = true;
 
-               if (removed_pipe[i] && num_planes == 0)
+               if (removed_pipe[i])
                        dcn10_disable_plane(dc, old_pipe_ctx);
        }
 
@@ -2306,6 +2306,7 @@ static void dcn10_apply_ctx_for_surface(
                        /* pstate stuck check after watermark update */
                        dcn10_verify_allow_pstate_change_high(dc);
                }
+
                /* watermark is for all pipes */
                hubbub1_program_watermarks(dc->res_pool->hubbub,
                                &context->bw.dcn.watermarks, ref_clk_mhz);