fpga: dfl: add fpga bridge platform driver for FME
authorWu Hao <hao.wu@intel.com>
Sat, 30 Jun 2018 00:53:27 +0000 (08:53 +0800)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Sun, 15 Jul 2018 11:55:46 +0000 (13:55 +0200)
This patch adds fpga bridge platform driver for FPGA Management Engine.
It implements the enable_set callback for fpga bridge.

Signed-off-by: Tim Whisonant <tim.whisonant@intel.com>
Signed-off-by: Enno Luebbers <enno.luebbers@intel.com>
Signed-off-by: Shiva Rao <shiva.rao@intel.com>
Signed-off-by: Christopher Rauer <christopher.rauer@intel.com>
Signed-off-by: Wu Hao <hao.wu@intel.com>
Acked-by: Alan Tull <atull@kernel.org>
Acked-by: Moritz Fischer <mdf@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
drivers/fpga/Kconfig
drivers/fpga/Makefile
drivers/fpga/dfl-fme-br.c [new file with mode: 0644]

index 46b48e5164dba376ac35f9d881cc8185186f9e88..11d1943b91d4620efce944d1ac3e422572989795 100644 (file)
@@ -162,6 +162,12 @@ config FPGA_DFL_FME_MGR
        help
          Say Y to enable FPGA Manager driver for FPGA Management Engine.
 
+config FPGA_DFL_FME_BRIDGE
+       tristate "FPGA DFL FME Bridge Driver"
+       depends on FPGA_DFL_FME && HAS_IOMEM
+       help
+         Say Y to enable FPGA Bridge driver for FPGA Management Engine.
+
 config FPGA_DFL_PCI
        tristate "FPGA DFL PCIe Device Driver"
        depends on PCI && FPGA_DFL
index 23f41b02f8948320265236e1ec29a14a31dfa260..cda05515ebfd2e79dc7ab7baddbdc85180b5fb83 100644 (file)
@@ -33,6 +33,7 @@ obj-$(CONFIG_OF_FPGA_REGION)          += of-fpga-region.o
 obj-$(CONFIG_FPGA_DFL)                 += dfl.o
 obj-$(CONFIG_FPGA_DFL_FME)             += dfl-fme.o
 obj-$(CONFIG_FPGA_DFL_FME_MGR)         += dfl-fme-mgr.o
+obj-$(CONFIG_FPGA_DFL_FME_BRIDGE)      += dfl-fme-br.o
 
 dfl-fme-objs := dfl-fme-main.o dfl-fme-pr.o
 
diff --git a/drivers/fpga/dfl-fme-br.c b/drivers/fpga/dfl-fme-br.c
new file mode 100644 (file)
index 0000000..7cc041d
--- /dev/null
@@ -0,0 +1,114 @@
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * FPGA Bridge Driver for FPGA Management Engine (FME)
+ *
+ * Copyright (C) 2017-2018 Intel Corporation, Inc.
+ *
+ * Authors:
+ *   Wu Hao <hao.wu@intel.com>
+ *   Joseph Grecco <joe.grecco@intel.com>
+ *   Enno Luebbers <enno.luebbers@intel.com>
+ *   Tim Whisonant <tim.whisonant@intel.com>
+ *   Ananda Ravuri <ananda.ravuri@intel.com>
+ *   Henry Mitchel <henry.mitchel@intel.com>
+ */
+
+#include <linux/module.h>
+#include <linux/fpga/fpga-bridge.h>
+
+#include "dfl.h"
+#include "dfl-fme-pr.h"
+
+struct fme_br_priv {
+       struct dfl_fme_br_pdata *pdata;
+       struct dfl_fpga_port_ops *port_ops;
+       struct platform_device *port_pdev;
+};
+
+static int fme_bridge_enable_set(struct fpga_bridge *bridge, bool enable)
+{
+       struct fme_br_priv *priv = bridge->priv;
+       struct platform_device *port_pdev;
+       struct dfl_fpga_port_ops *ops;
+
+       if (!priv->port_pdev) {
+               port_pdev = dfl_fpga_cdev_find_port(priv->pdata->cdev,
+                                                   &priv->pdata->port_id,
+                                                   dfl_fpga_check_port_id);
+               if (!port_pdev)
+                       return -ENODEV;
+
+               priv->port_pdev = port_pdev;
+       }
+
+       if (priv->port_pdev && !priv->port_ops) {
+               ops = dfl_fpga_port_ops_get(priv->port_pdev);
+               if (!ops || !ops->enable_set)
+                       return -ENOENT;
+
+               priv->port_ops = ops;
+       }
+
+       return priv->port_ops->enable_set(priv->port_pdev, enable);
+}
+
+static const struct fpga_bridge_ops fme_bridge_ops = {
+       .enable_set = fme_bridge_enable_set,
+};
+
+static int fme_br_probe(struct platform_device *pdev)
+{
+       struct device *dev = &pdev->dev;
+       struct fme_br_priv *priv;
+       struct fpga_bridge *br;
+       int ret;
+
+       priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
+       if (!priv)
+               return -ENOMEM;
+
+       priv->pdata = dev_get_platdata(dev);
+
+       br = fpga_bridge_create(dev, "DFL FPGA FME Bridge",
+                               &fme_bridge_ops, priv);
+       if (!br)
+               return -ENOMEM;
+
+       platform_set_drvdata(pdev, br);
+
+       ret = fpga_bridge_register(br);
+       if (ret)
+               fpga_bridge_free(br);
+
+       return ret;
+}
+
+static int fme_br_remove(struct platform_device *pdev)
+{
+       struct fpga_bridge *br = platform_get_drvdata(pdev);
+       struct fme_br_priv *priv = br->priv;
+
+       fpga_bridge_unregister(br);
+
+       if (priv->port_pdev)
+               put_device(&priv->port_pdev->dev);
+       if (priv->port_ops)
+               dfl_fpga_port_ops_put(priv->port_ops);
+
+       return 0;
+}
+
+static struct platform_driver fme_br_driver = {
+       .driver = {
+               .name    = DFL_FPGA_FME_BRIDGE,
+       },
+       .probe   = fme_br_probe,
+       .remove  = fme_br_remove,
+};
+
+module_platform_driver(fme_br_driver);
+
+MODULE_DESCRIPTION("FPGA Bridge for DFL FPGA Management Engine");
+MODULE_AUTHOR("Intel Corporation");
+MODULE_LICENSE("GPL v2");
+MODULE_ALIAS("platform:dfl-fme-bridge");